Invention Grant
US08261250B2 Single-chip multiprocessor with clock cycle-precise program scheduling of parallel execution 有权
具有时钟周期精度的并行执行程序调度的单片多处理器

Single-chip multiprocessor with clock cycle-precise program scheduling of parallel execution
Abstract:
A single-chip multiprocessor system and operation method of this system based on a static macro-scheduling of parallel streams for multiprocessor parallel execution. The single-chip multiprocessor system has buses for direct exchange between the processor register files and access to their store addresses and data. Each explicit parallelism architecture processor of this system has an interprocessor interface providing the synchronization signals exchange, data exchange at the register file level and access to store addresses and data of other processors. The single-chip multiprocessor system uses ILP to increase the performance. Synchronization of the streams parallel execution is ensured using special operations setting a sequence of streams and stream fragments execution prescribed by the program algorithm.
Information query
Patent Agency Ranking
0/0