Invention Grant
- Patent Title: Flexible RAM clock enable
- Patent Title (中): 灵活的RAM时钟使能
-
Application No.: US12145440Application Date: 2008-06-24
-
Publication No.: US08271821B2Publication Date: 2012-09-18
- Inventor: Jinyong Yuan , Christopher F. Lane , David E. Jefferson , Vaughn Betz
- Applicant: Jinyong Yuan , Christopher F. Lane , David E. Jefferson , Vaughn Betz
- Applicant Address: US CA San Jose
- Assignee: Altera Corporation
- Current Assignee: Altera Corporation
- Current Assignee Address: US CA San Jose
- Agency: Womble Carlyle Sandridge & Rice, LLP
- Main IPC: G06F1/04
- IPC: G06F1/04 ; G06F1/12

Abstract:
A first set of configuration logic is configurable to provide a first port input clock signal for controlling input registers of a first port of a memory block. A second set of configuration logic is configurable to provide a second port input clock signal for controlling input registers of a second port of the memory block.
Public/Granted literature
- US20080253220A1 Flexible RAM Clock Enable Public/Granted day:2008-10-16
Information query