Invention Grant
- Patent Title: Multi-voltage electrostatic discharge protection
- Patent Title (中): 多电压静电放电保护
-
Application No.: US12112209Application Date: 2008-04-30
-
Publication No.: US08279566B2Publication Date: 2012-10-02
- Inventor: James D. Whitfield , Chai Ean Gill , Abhijat Goyal , Rouying Zhan
- Applicant: James D. Whitfield , Chai Ean Gill , Abhijat Goyal , Rouying Zhan
- Applicant Address: US TX Austin
- Assignee: Freescale Semiconductor, Inc.
- Current Assignee: Freescale Semiconductor, Inc.
- Current Assignee Address: US TX Austin
- Agency: Ingrassia Fisher & Lorenz, P.C.
- Main IPC: H02H9/00
- IPC: H02H9/00

Abstract:
An electrostatic discharge (ESD) clamp (41, 51, 61, 71, 81, 91), coupled across input-output (I/O) (22) and common (GND) (23) terminals of a protected semiconductor SC device or IC (24), comprises, an ESD transistor (ESDT) (25) with source-drain (26, 27) coupled between the GND (23) and I/O (22), a first resistor (30) coupled between gate (28) and source (26) and a second resistor (30) coupled between ESDT body (29) and source (26). Paralleling the resistors (30, 32) are control transistors (35, 35′) with gates (38, 38′) coupled to one or more bias supplies Vb, Vb′. The main power rail (Vdd) of the device or IC (24) is a convenient source for Vb, Vb′. When the Vdd is off during shipment, handling, equipment assembly, etc., the ESD trigger voltage Vt1 is low, thereby providing maximum ESD protection when ESD risk is high. When Vdd is energized, Vt1 rises to a value large enough to avoid interference with normal circuit operation but still protect from ESD events. Parasitic leakage through the ESDT (25) during normal operation is much reduced.
Public/Granted literature
- US20090273867A1 MULTI-VOLTAGE ELECTROSTATIC DISCHARGE PROTECTION Public/Granted day:2009-11-05
Information query