Invention Grant
US08280333B2 Harmonic rejection mixer unit and method for performing a harmonic rejection mixing
有权
谐波抑制混频器单元和执行谐波抑制混频的方法
- Patent Title: Harmonic rejection mixer unit and method for performing a harmonic rejection mixing
- Patent Title (中): 谐波抑制混频器单元和执行谐波抑制混频的方法
-
Application No.: US12671734Application Date: 2008-07-30
-
Publication No.: US08280333B2Publication Date: 2012-10-02
- Inventor: Jan Van Sinderen , Sebastien Amiot , Leonardus H. M. Hesen
- Applicant: Jan Van Sinderen , Sebastien Amiot , Leonardus H. M. Hesen
- Applicant Address: NL Eindhoven
- Assignee: NXP B.V.
- Current Assignee: NXP B.V.
- Current Assignee Address: NL Eindhoven
- Priority: EP07290983 20070807
- International Application: PCT/IB2008/053057 WO 20080730
- International Announcement: WO2009/019633 WO 20090212
- Main IPC: H04B1/10
- IPC: H04B1/10 ; H04K3/00

Abstract:
A harmonic rejection mixer unit is provided which comprises an input (RF), at least one harmonic rejection unit (HRU) with at least two transistor units (T3a, T3b; T4a, T4b) for multiplying an input signal from the input (RF) with a multiplication signal (ELO). The harmonic rejection mixer unit furthermore comprises a transistor control signal generating unit (GGU) for generating transistor control signals (GS1-GS4) for the at least two transistor units (T3a, T3b; T4a, T4b) of the at least one harmonic rejection unit (HRU) by deriving the transistor control signals (GS1-GS4) from a local oscillator signal (LO). The transistor control signals (GS3, GS4) for the at least two transistor units (T3a, T3b; T4a, T4b) are generated with a duty cycle of
Public/Granted literature
- US20100283526A1 HARMONIC REJECTION MIXER UNIT AND METHOD FOR PERFORMING A HARMONIC REJECTION MIXING Public/Granted day:2010-11-11
Information query