Invention Grant
- Patent Title: Method of protecting a test circuit
- Patent Title (中): 保护测试电路的方法
-
Application No.: US13323919Application Date: 2011-12-13
-
Publication No.: US08281193B2Publication Date: 2012-10-02
- Inventor: James E. Miller, Jr.
- Applicant: James E. Miller, Jr.
- Applicant Address: US ID Boise
- Assignee: Micron Technology, Inc.
- Current Assignee: Micron Technology, Inc.
- Current Assignee Address: US ID Boise
- Agency: TraskBritt
- Main IPC: G01R31/28
- IPC: G01R31/28

Abstract:
A test vector decode circuit includes a lockout circuit to prevent inadvertent latching of output vectors. The test vector decode circuit is driven by an additional output vector from the test vector decode circuit. The additional output vector, as well as the other output vectors, undergo at least one latching. A signal transmitted by the additional output vector as a result of the final latching activates the lockout circuit. The test vector decode circuit also receives a supervoltage signal. Only by turning off the supervoltage signal can all of the output test vectors be reset, including the additional output vector.
Public/Granted literature
- US20120084612A1 METHOD OF CONTROLLING A TEST MODE OF A CIRCUIT Public/Granted day:2012-04-05
Information query