Invention Grant
US08281280B2 Method and apparatus for versatile controllability and observability in prototype system
有权
在原型系统中通用的可控性和可观察性的方法和装置
- Patent Title: Method and apparatus for versatile controllability and observability in prototype system
- Patent Title (中): 在原型系统中通用的可控性和可观察性的方法和装置
-
Application No.: US13025809Application Date: 2011-02-11
-
Publication No.: US08281280B2Publication Date: 2012-10-02
- Inventor: Ying-Tsai Chang , Hwa Mao , Swey-Yan Shei , Ming-Yang Wang , Yu-Chin Hsu
- Applicant: Ying-Tsai Chang , Hwa Mao , Swey-Yan Shei , Ming-Yang Wang , Yu-Chin Hsu
- Applicant Address: TW Hsinchu US CA San Jose
- Assignee: SpringSoft, Inc.,SpringSoft USA, Inc.
- Current Assignee: SpringSoft, Inc.,SpringSoft USA, Inc.
- Current Assignee Address: TW Hsinchu US CA San Jose
- Agency: Finnegan, Henderson, Farabow, Garrett & Dunner, LLP
- Main IPC: G06F17/50
- IPC: G06F17/50

Abstract:
Methods and systems for testing a design under verification (DUV), the method including receiving, at an interface, configured Field Programmable Gate Array (FPGA) images and runtime control information, wherein each of the FPGA images contains a respective portion of the DUV, and a respective verification module associated with a respective FPGA device. The method further includes, sending, by the interface, each of the FPGA images to each of the respective FPGA devices associated with each of the respective FPGA images. The method also includes, sending, by the interface, timing and control information to each of the respective verification modules based on runtime control information received from the host workstation. In response to receiving timing and control information, each of the respective verification modules, controls each of the respective portions of the DUV in each of the respective FPGA devices.
Public/Granted literature
- US20110202894A1 Method and Apparatus for Versatile Controllability and Observability in Prototype System Public/Granted day:2011-08-18
Information query