Invention Grant
US08283984B2 Method and apparatus of phase locking for reducing clock jitter due to charge leakage
有权
用于减少由于电荷泄漏引起的时钟抖动的锁相方法和装置
- Patent Title: Method and apparatus of phase locking for reducing clock jitter due to charge leakage
- Patent Title (中): 用于减少由于电荷泄漏引起的时钟抖动的锁相方法和装置
-
Application No.: US12830317Application Date: 2010-07-03
-
Publication No.: US08283984B2Publication Date: 2012-10-09
- Inventor: Chia-Liang Lin
- Applicant: Chia-Liang Lin
- Applicant Address: TW Hsinchu
- Assignee: Real Tek Semiconductor Corp.
- Current Assignee: Real Tek Semiconductor Corp.
- Current Assignee Address: TW Hsinchu
- Agency: Thomas, Kayden, Horstemeyer & Risley, LLP
- Main IPC: H03L7/00
- IPC: H03L7/00

Abstract:
A phase lock loop is disclosed comprising a first phase detector configured to receive a first clock and a second clock and output a first detector output signal; a second phase detector configured to receive the first clock and the second clock and output a second detector output signal; a summing circuit to sum the first detector output signal and the second detector output signal into a control signal; a loop filter to filter the control signal into a refined control signal; and a controllable oscillator to generate the output clock in accordance with a control by the refined control signal.
Public/Granted literature
- US20110012683A1 METHOD AND APPARATUS OF PHASE LOCKING FOR REDUCING CLOCK JITTER DUE TO CHARGE LEAKAGE Public/Granted day:2011-01-20
Information query