Invention Grant
- Patent Title: Reducing simultaneous switching noise in an integrated circuit design during placement
- Patent Title (中): 放置期间降低集成电路设计中的同时开关噪声
-
Application No.: US12557798Application Date: 2009-09-11
-
Publication No.: US08302058B1Publication Date: 2012-10-30
- Inventor: Michael Howard Kipper , Joshua David Fender , Navid Azizi
- Applicant: Michael Howard Kipper , Joshua David Fender , Navid Azizi
- Applicant Address: US CA San Jose
- Assignee: Altera Corporation
- Current Assignee: Altera Corporation
- Current Assignee Address: US CA San Jose
- Agency: Womble Carlyle Sandridge & Rice, LLP
- Main IPC: G06F17/50
- IPC: G06F17/50

Abstract:
Methods, computer programs, and Integrated Circuits (IC) for minimizing Simultaneous Switching Noise (SSN) in the design of an IC are presented. In one embodiment, the method includes moving a candidate pin of the IC in an initial input/output (I/O) layout to create a candidate I/O layout. Further, in one operation the method calculates a first performance cost for the initial I/O layout and a second performance cost for the candidate I/O layout. The first and the second performance costs are based on an SSN cost for the initial layout and on an SSN cost for the candidate layout respectively. The method selects the layout to design the IC that has the lowest performance cost. The method operations are performed during the placement phase of an IC Computer Aided Design (CAD) tool.
Information query