Invention Grant
- Patent Title: Semiconductor device having a multilevel interconnect structure and method for fabricating the same
- Patent Title (中): 具有多层互连结构的半导体器件及其制造方法
-
Application No.: US12382624Application Date: 2009-03-19
-
Publication No.: US08304908B2Publication Date: 2012-11-06
- Inventor: Junichi Koike , Yoshito Fujii , Jun Iijima , Noriyoshi Shimizu , Kazuyoshi Maekawa , Koji Arita , Ryotaro Yagi , Masaki Yoshimaru
- Applicant: Junichi Koike , Yoshito Fujii , Jun Iijima , Noriyoshi Shimizu , Kazuyoshi Maekawa , Koji Arita , Ryotaro Yagi , Masaki Yoshimaru
- Applicant Address: JP Kanagawa JP Miyagi
- Assignee: Semiconductor Technology Academic Research Center,National University Corporation Tohoku University
- Current Assignee: Semiconductor Technology Academic Research Center,National University Corporation Tohoku University
- Current Assignee Address: JP Kanagawa JP Miyagi
- Priority: JP2008-071835 20080319
- Main IPC: H01L23/48
- IPC: H01L23/48 ; H01L23/52 ; H01L29/40 ; H01L27/10 ; H01L29/74

Abstract:
A multilevel interconnect structure in a semiconductor device includes a first insulating layer formed on a semiconductor wafer, a Cu interconnect layer formed on the first insulating layer, a second insulating layer formed on the Cu interconnect layer, and a metal oxide layer formed at an interface between the Cu interconnect layer and the second insulating layer. The metal oxide layer is formed by immersion-plating a metal, such as Sn or Zn, on the Cu interconnect layer and then heat-treating the plated layer in an oxidizing atmosphere.
Public/Granted literature
- US20090236747A1 Semiconductor device and method for fabricating the same Public/Granted day:2009-09-24
Information query
IPC分类: