Invention Grant
US08307316B2 Reducing critical cycle delay in an integrated circuit design through use of sequential slack
失效
通过使用顺序松弛减少集成电路设计中的关键周期延迟
- Patent Title: Reducing critical cycle delay in an integrated circuit design through use of sequential slack
- Patent Title (中): 通过使用顺序松弛减少集成电路设计中的关键周期延迟
-
Application No.: US13053044Application Date: 2011-03-21
-
Publication No.: US08307316B2Publication Date: 2012-11-06
- Inventor: Christoph Albrecht , Philip Chong , Andreas Kuehlmann , Ellen Sentovich , Roberto Passerone
- Applicant: Christoph Albrecht , Philip Chong , Andreas Kuehlmann , Ellen Sentovich , Roberto Passerone
- Applicant Address: US CA San Jose
- Assignee: Cadence Design Systems, Inc.
- Current Assignee: Cadence Design Systems, Inc.
- Current Assignee Address: US CA San Jose
- Agency: Schwegman Lundberg & Woessner, P.A.
- Main IPC: G06F17/50
- IPC: G06F17/50

Abstract:
A method is provided that includes: determining a minimum clock cycle that can be used to propagate a signal about the critical cycle in a circuit design; wherein the critical cycle is a cycle in the design that has a highest proportionality of delay to number of registers; determining for a circuit element in the circuit design, sequential slack associated with the circuit element; wherein the sequential slack represents a minimum delay from among respective maximum delays that can be added to respective structural cycles of which the circuit element is a constituent, based upon the determined limit upon clock cycle duration; using the sequential slack to ascertain sequential optimization based design flexibility throughout multiple stages of a design flow.
Public/Granted literature
- US20110252389A1 REDUCING CRITICAL CYCLE DELAY IN AN INTEGRATED CIRCUIT DESIGN THROUGH USE OF SEQUENTIAL SLACK Public/Granted day:2011-10-13
Information query