Invention Grant
- Patent Title: Verification supporting system
- Patent Title (中): 验证支持系统
-
Application No.: US13157534Application Date: 2011-06-10
-
Publication No.: US08312400B2Publication Date: 2012-11-13
- Inventor: Ryosuke Oishi , Akio Matsuda , Koichiro Takayama , Tsuneo Nakata
- Applicant: Ryosuke Oishi , Akio Matsuda , Koichiro Takayama , Tsuneo Nakata
- Applicant Address: JP Kawasaki
- Assignee: Fujitsu Limited
- Current Assignee: Fujitsu Limited
- Current Assignee Address: JP Kawasaki
- Agency: Greer, Burns & Crain, Ltd.
- Priority: JP2008-131204 20080519; JP2008-200609 20080804
- Main IPC: G06F17/50
- IPC: G06F17/50

Abstract:
A verification target register to be verified is specified from a configuration of a verification target circuit, and patterns requiring verification are extracted as a coverage standard with regard to the specified verification target register. When the patterns are extracted, a DIRW matrix is prepared to indicate possibly occurring state transitions among four states Declare, Initialize, Read, and Write in the register included in the verification target circuit, and used to decide two coverage standards, a matrix coverage standard and an implementation coverage standard.
Public/Granted literature
- US20110239172A1 VERIFICATION SUPPORTING SYSTEM Public/Granted day:2011-09-29
Information query