Invention Grant
- Patent Title: Software reconfigurable digital phase lock loop architecture
- Patent Title (中): 软件可重构数字锁相环架构
-
Application No.: US11853575Application Date: 2007-09-11
-
Publication No.: US08321489B2Publication Date: 2012-11-27
- Inventor: Roman Staszewski , Robert B. Staszewski , Fuqiang Shi
- Applicant: Roman Staszewski , Robert B. Staszewski , Fuqiang Shi
- Applicant Address: US CA Santa Clara
- Assignee: National Semiconductor Corporation
- Current Assignee: National Semiconductor Corporation
- Current Assignee Address: US CA Santa Clara
- Agent Wade J. Brady, III; Frederick J. Telecky, Jr.
- Main IPC: G06F17/10
- IPC: G06F17/10

Abstract:
A novel and useful apparatus for and method of software based phase locked loop (PLL). The software based PLL incorporates a reconfigurable calculation unit (RCU) that is optimized and programmed to sequentially perform all the atomic operations of a PLL or any other desired task in a time sharing manner. An application specific instruction-set processor (ASIP) incorporating the RCU includes an instruction set whose instructions are optimized to perform the atomic operations of a PLL. The RCU is clocked at a fast enough processor clock rate to insure that all PLL atomic operations are performed within a single PLL reference clock cycle.
Public/Granted literature
- US20080072025A1 Software reconfigurable digital phase lock loop architecture Public/Granted day:2008-03-20
Information query