Invention Grant
- Patent Title: Automatic on-chip detection of power supply configuration-modes for integrated chips
- Patent Title (中): 集成芯片的电源配置模式自动片内检测
-
Application No.: US12245776Application Date: 2008-10-06
-
Publication No.: US08324756B2Publication Date: 2012-12-04
- Inventor: Ranjit Kumar Dash , Lakshmanan Balasubramanian , Anand Devendra Kudari
- Applicant: Ranjit Kumar Dash , Lakshmanan Balasubramanian , Anand Devendra Kudari
- Applicant Address: US TX Dallas
- Assignee: Texas Instruments Incorporated
- Current Assignee: Texas Instruments Incorporated
- Current Assignee Address: US TX Dallas
- Agent Wade J. Brady, III; Frederick J. Telecky, Jr.
- Main IPC: H02J3/14
- IPC: H02J3/14

Abstract:
A power management (PM) system architecture for a controlled SoC detects availability of power supply for signal-driving at a given node inside a chip, and uses a timer, a discharge mechanism with trigger for starting/stopping a discharge process, and a comparator for monitoring a measured voltage of an intended node during the discharge process. Enabling the discharge mechanism for a known time period helps detection. Power supply can be internally generated in the chip or from a source on board. The architecture detects if the node is driven or floating, an undriven floating node causing a dip in the measured voltage. The measured voltage does not have a dip when the node is driven. The architecture is also configured so that when there is a required on-board external power supply, an internal power supply is disabled to avoid a race-condition. The architecture obviates a dedicated IO pin for mode-indication.
Public/Granted literature
- US20100085087A1 AUTOMATIC ON-CHIP DETECTION OF POWER SUPPLY CONFIGURATION-MODES FOR INTEGRATED CHIPS Public/Granted day:2010-04-08
Information query