Invention Grant
- Patent Title: Mechanism for adjacent-symbol error correction and detection
- Patent Title (中): 相邻符号纠错和检测机制
-
Application No.: US12354037Application Date: 2009-01-15
-
Publication No.: US08327222B2Publication Date: 2012-12-04
- Inventor: James W. Alexander , Thomas J. Holman , Mark A. Heap , Stanley S. Kulick
- Applicant: James W. Alexander , Thomas J. Holman , Mark A. Heap , Stanley S. Kulick
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Agency: Blakely, Sokoloff, Taylor & Zafman LLP
- Main IPC: G11C29/00
- IPC: G11C29/00

Abstract:
According to one embodiment a computer system is disclosed. The computer system includes memory. The memory includes two or more rows, where each row has a plurality of memory devices. The computer system also includes a chipset. The chipset includes a detection/correction circuit to detect single and double symbol errors and correct single symbol errors for each memory row, and markers to maintain a log of errors within each memory row.
Public/Granted literature
- US20090125786A1 Mechanism for Adjacent-Symbol Error Correction and Detection Public/Granted day:2009-05-14
Information query