Invention Grant
- Patent Title: Error-floor mitigation of error-correction codes by changing the decoder alphabet
- Patent Title (中): 通过更改解码器字母表错误地减轻纠错码
-
Application No.: US12420535Application Date: 2009-04-08
-
Publication No.: US08327235B2Publication Date: 2012-12-04
- Inventor: Kiran Gunnam
- Applicant: Kiran Gunnam
- Applicant Address: US CA Milpitas
- Assignee: LSI Corporation
- Current Assignee: LSI Corporation
- Current Assignee Address: US CA Milpitas
- Agency: Mendelsohn, Drucker & Associates, P.C.
- Agent Craig M. Brown; Steve Mendelsohn
- Main IPC: G06F11/00
- IPC: G06F11/00

Abstract:
In one embodiment, an LDPC decoder has one or more reconfigurable adders that generate variable-node messages and one or more reconfigurable check-node units (CNUs) that generate check-node messages. The LDPC decoder has a five-bit precision mode in which the reconfigurable adders and CNUs are configured to process five-bit variable-node and check-node messages, respectively. If the LDPC decoder is unable to properly decode codewords in five-bit precision mode, then the decoder can be reconfigured in real time into a ten-bit precision mode in which the reconfigurable adders and CNUs are configured to process ten-bit variable-node and check-node messages, respectively. By increasing the size of the variable-node and check-node messages from five bits to ten bits, the probability that the LDPC decoder will decode the codeword correctly may be increased.
Public/Granted literature
- US20100042902A1 ERROR-FLOOR MITIGATION OF ERROR-CORRECTION CODES BY CHANGING THE DECODER ALPHABET Public/Granted day:2010-02-18
Information query