Invention Grant
- Patent Title: Method for main spacer trim-back
- Patent Title (中): 主间隔装饰方法
-
Application No.: US13234674Application Date: 2011-09-16
-
Publication No.: US08343867B2Publication Date: 2013-01-01
- Inventor: Jin-Aun Ng , Yu-Ying Hsu , Chi-Ju Lee , Sin-Hua Wu , Bao-Ru Young , Harry-Hak-Lay Chuang
- Applicant: Jin-Aun Ng , Yu-Ying Hsu , Chi-Ju Lee , Sin-Hua Wu , Bao-Ru Young , Harry-Hak-Lay Chuang
- Applicant Address: TW
- Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
- Current Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
- Current Assignee Address: TW
- Agency: Lowe Hauptman Ham & Berner, LLP
- Main IPC: H01L21/4763
- IPC: H01L21/4763

Abstract:
The embodiments of methods described in this disclosure for trimming back nitride spacers for replacement gates allows the hard mask layers (or hard mask) to protect the polysilicon above the high-K dielectric during trim back process. The process sequence also allows determining the trim-back amount based on the process uniformity (or control) of nitride deposition and nitride etchback (or trimming) processes. Nitride spacer trim-back process integration is critical to avoid creating undesirable consequences, such as silicided polyisicon on top of high-K dielectric described above. The integrated process also allows widening the space between the gate structures to allow formation of silicide with good quality and allow contact plugs to have sufficient contact with the silicide regions. The silicide with good quality and good contact between the contact plugs and the silicide regions increase the yield of contact and allows the contact resistance to be in acceptable and workable ranges.
Public/Granted literature
- US20120009754A1 METHOD FOR MAIN SPACER TRIM-BACK Public/Granted day:2012-01-12
Information query
IPC分类: