Invention Grant
- Patent Title: Modeling of cell delay change for electronic design automation
-
Application No.: US12724955Application Date: 2010-03-16
-
Publication No.: US08359558B2Publication Date: 2013-01-22
- Inventor: Qian-Ying Tang , Qiang Chen , Sridhar Tirumala
- Applicant: Qian-Ying Tang , Qiang Chen , Sridhar Tirumala
- Applicant Address: US CA Mountain View
- Assignee: Synopsys, Inc.
- Current Assignee: Synopsys, Inc.
- Current Assignee Address: US CA Mountain View
- Agency: Haynes Beffel & Wolfeld LLP
- Main IPC: G06F17/50
- IPC: G06F17/50

Abstract:
An integrated circuit design optimization procedure to modify a cell feature, such as gate length, models changes in delay as a result of the modification. In the delay change calculation, a characteristic of an event in cell switching behavior, such as the output short-circuit voltage VSC, is determined for the modified cell, where changes in the determined characteristic correlate with changes in delay of the cell due to the modification. Next, a value for delay of the modified cell is determined as a function of the determined characteristic of the event. The procedure can be applied after placement and routing. A timing-constrained, leakage power reduction is described using the delay change model.
Public/Granted literature
- US20110231811A1 MODELING OF CELL DELAY CHANGE FOR ELECTRONIC DESIGN AUTOMATION Public/Granted day:2011-09-22
Information query