Invention Grant
US08370409B2 Electronic computing circuit for operand width reduction for a modulo adder followed by saturation concurrent message processing
失效
用于模加法器的操作数宽度减小的电子计算电路,然后进行饱和并发消息处理
- Patent Title: Electronic computing circuit for operand width reduction for a modulo adder followed by saturation concurrent message processing
- Patent Title (中): 用于模加法器的操作数宽度减小的电子计算电路,然后进行饱和并发消息处理
-
Application No.: US12028889Application Date: 2008-02-11
-
Publication No.: US08370409B2Publication Date: 2013-02-05
- Inventor: Tobias Gemmeke , Nicolas Maeding , Jochen Preiss
- Applicant: Tobias Gemmeke , Nicolas Maeding , Jochen Preiss
- Applicant Address: US NY Armonk
- Assignee: International Business Machines Corporation
- Current Assignee: International Business Machines Corporation
- Current Assignee Address: US NY Armonk
- Agency: Yee & Associates, P.C.
- Priority: EP07102221 20070213
- Main IPC: G06F7/00
- IPC: G06F7/00

Abstract:
A method for operand width reduction is described, wherein two N-bit input operands (A, B) of a bit width of N are processed and two M-bit output operands (A′, B′) of a reduced bit width of M are generated in a way, that a post-processing comprising an M-bit adder function followed by saturation to M bits performed on said two M-bit output operands (A′, B′) provides an M-bit result equal to an M-bit result of an N-bit modulo adder function of the two N-bit input operands (A, B), followed by a saturation to M bits. Further an electronic computing circuit (1, 5) is described performing said method. Additionally a computer system comprising such an electronic computing circuit is described.
Public/Granted literature
Information query