Invention Grant
- Patent Title: Computer product for supporting design and verification of integrated circuit
-
Application No.: US11896301Application Date: 2007-08-30
-
Publication No.: US08370781B2Publication Date: 2013-02-05
- Inventor: Ryosuke Oishi , Akio Matsuda
- Applicant: Ryosuke Oishi , Akio Matsuda
- Applicant Address: JP Kawasaki-Shi
- Assignee: Fujitsu Limited
- Current Assignee: Fujitsu Limited
- Current Assignee Address: JP Kawasaki-Shi
- Agency: Staas & Halsey LLP
- Priority: JP2006-314316 20061121
- Main IPC: G06F17/50
- IPC: G06F17/50

Abstract:
Design and verification support related to integrated circuits that includes acquiring a first use case diagram representing a function of an object subject to design and verification and an activity diagram representing a processing procedure of the object; analyzing a structure of the activity diagram acquired at the acquiring step; converting the activity diagram to a second use case diagram representing a function of the object, based on the structure analyzed at the analyzing; verifying uniformity of the first use case diagram and the second use case diagram; and outputting a verification result obtained at the verifying uniformity.
Public/Granted literature
- US20080120581A1 Computer product for supporting design and verification of integrated circuit Public/Granted day:2008-05-22
Information query