Invention Grant
- Patent Title: Non-volatile semiconductor memory device
- Patent Title (中): 非易失性半导体存储器件
-
Application No.: US13161147Application Date: 2011-06-15
-
Publication No.: US08374032B2Publication Date: 2013-02-12
- Inventor: Yuko Namiki , Takuya Futatsuyama , Yuui Shimizu
- Applicant: Yuko Namiki , Takuya Futatsuyama , Yuui Shimizu
- Applicant Address: JP Tokyo
- Assignee: Kabushiki Kaisha Toshiba
- Current Assignee: Kabushiki Kaisha Toshiba
- Current Assignee Address: JP Tokyo
- Agency: Oblon, Spivak, McClelland, Maier & Neustadt, L.L.P.
- Priority: JP2008-032820 20080214
- Main IPC: G11C16/00
- IPC: G11C16/00

Abstract:
A non-volatile semiconductor memory device including: a NAND string having multiple memory cells connected in series and first and second select gate transistors disposed on the both ends; word lines coupled to the memory cells; and first and second select gate lines coupled to the first and second select gate transistors, wherein a data read mode is defined by the following bias condition: a selected word line is applied with a read voltage; one adjacent to the selected word line within first unselected word lines disposed on the first select gate line side is applied with a first read pass voltage while the others are applied with a second read pass voltage lower than the first read pass voltage; and second unselected word lines disposed on the second select gate line side are applied with a third read pass voltage higher than the first read voltage.
Public/Granted literature
- US20110242892A1 NON-VOLATILE SEMICONDUCTOR MEMORY DEVICE Public/Granted day:2011-10-06
Information query