Invention Grant
- Patent Title: Method and apparatus for increased effectiveness of delay and transition fault testing
- Patent Title (中): 延迟和过渡故障测试有效性的方法和装置
-
Application No.: US12625703Application Date: 2009-11-25
-
Publication No.: US08381050B2Publication Date: 2013-02-19
- Inventor: Pamela S. Gillis , Jack R. Smith , Tad J. Wilder , Francis Woytowich , Tian Xia
- Applicant: Pamela S. Gillis , Jack R. Smith , Tad J. Wilder , Francis Woytowich , Tian Xia
- Applicant Address: US NY Armonk
- Assignee: International Business Machines Corporation
- Current Assignee: International Business Machines Corporation
- Current Assignee Address: US NY Armonk
- Agency: Gibb & Riley, LLC
- Agent Michael J. LeStrange, Esq.
- Main IPC: G01R31/28
- IPC: G01R31/28 ; G06F11/00

Abstract:
The invention disclosed herein provides increased effectiveness of delay and transition fault testing. The method of delay fault testing integrated circuits comprises the steps of creating a plurality of test clock gating groups. The plurality of test clock gating groups comprising elements defining inter-element signal paths within the integrated circuit. Each of the elements of the plurality of test clock gating groups share clock frequency and additional shared characteristics. At least one test signal is commonly and selectively connected through at least one low-speed gate transistor to each of the elements comprising each of the plurality of test clock gating groups based on membership in the test clock gating group. This invention can also be practiced using scan-enable gating groups for the same purposes.
Public/Granted literature
- US20110121838A1 METHOD AND APPARATUS FOR INCREASED EFFECTIVENESS OF DELAY AND TRANSISTION FAULT TESTING Public/Granted day:2011-05-26
Information query