Invention Grant
- Patent Title: Resistance change memory and manufacturing method thereof
- Patent Title (中): 电阻变化记忆及其制造方法
-
Application No.: US12956453Application Date: 2010-11-30
-
Publication No.: US08384198B2Publication Date: 2013-02-26
- Inventor: Nobuaki Yasutake
- Applicant: Nobuaki Yasutake
- Applicant Address: JP Tokyo
- Assignee: Kabushiki Kaisha Toshiba
- Current Assignee: Kabushiki Kaisha Toshiba
- Current Assignee Address: JP Tokyo
- Agency: Oblon, Spivak, McClelland, Maier & Neustadt, L.L.P.
- Priority: JP2009-273788 20091201
- Main IPC: H01L29/66
- IPC: H01L29/66 ; H01L21/425

Abstract:
According to one embodiment, a resistance change memory includes a first interconnect extending in a first direction, a second interconnect extending in a second direction intersecting with the first direction, and a cell unit which is provided between the first interconnect and the second interconnect. The cell unit includes a non-ohmic element and a memory element. The non-ohmic element includes a first silicon layer of an n-conductivity type and a conducting layer in contact with a first face of the first silicon layer. The memory element stores data according to a reversible change of a resistance state. The first silicon layer includes a first element and a second element as donor.
Public/Granted literature
- US20110127484A1 RESISTANCE CHANGE MEMORY AND MANUFACTURING METHOD THEREOF Public/Granted day:2011-06-02
Information query
IPC分类: