Invention Grant
- Patent Title: Circuit design optimization
- Patent Title (中): 电路设计优化
-
Application No.: US12858562Application Date: 2010-08-18
-
Publication No.: US08386230B2Publication Date: 2013-02-26
- Inventor: Samuel I. Ward , Kevin F. Reick , Bryan J. Robbins , Thomas E. Rosser , Robert J. Shadowen
- Applicant: Samuel I. Ward , Kevin F. Reick , Bryan J. Robbins , Thomas E. Rosser , Robert J. Shadowen
- Applicant Address: US NY Armonk
- Assignee: International Business Machines Corporation
- Current Assignee: International Business Machines Corporation
- Current Assignee Address: US NY Armonk
- Agency: The Caldwell Firm, LLC
- Agent Patrick E. Caldwell, Esq.
- Main IPC: G06F17/50
- IPC: G06F17/50

Abstract:
A method includes generating a first behavioral model of a circuit, the first behavioral model describing a physical circuit in a first configuration. The first configuration comprises a first logic structure configured to generate a first intermediate signal based on a received first plurality of inputs. The first configuration further comprises a logic cone configured to generate a scan output based on the first intermediate signal and a plurality of scan inputs. The first behavioral model is modified to generate a second behavioral model describing the physical circuit in a second configuration. The second configuration comprises an error circuit configured to receive the scan output and the first intermediate signal. A testability model is generated based on the second behavioral model, the testability model comprising a first structural representation of the first logic structure. In the event the first logic structure causes a coverage problem, the testability model is modified to include an inversion structure. The inversion structure is configured based on the first logic structure. The inversion structure is configured to generate an inversion structure output. The testability model is modified to couple the inversion structure output as an input to the error circuit.
Public/Granted literature
- US20120046921A1 CIRCUIT DESIGN OPTIMIZATION Public/Granted day:2012-02-23
Information query