Invention Grant
- Patent Title: Semiconductor memory device and method of fabricating the same
-
Application No.: US13301136Application Date: 2011-11-21
-
Publication No.: US08395205B2Publication Date: 2013-03-12
- Inventor: Hideaki Maekawa
- Applicant: Hideaki Maekawa
- Applicant Address: JP Tokyo
- Assignee: Kabushiki Kaisha Toshiba
- Current Assignee: Kabushiki Kaisha Toshiba
- Current Assignee Address: JP Tokyo
- Agency: Oblon, Spivak, McClelland, Maier & Neustadt, L.L.P.
- Priority: JP2007-120067 20070427
- Main IPC: H01L29/788
- IPC: H01L29/788

Abstract:
A semiconductor memory includes a memory cell array area provided with first and second memory cells and having a first active area and a first element isolation area constituting a line & space structure, and having a floating gate electrode and a control gate electrode in the first active area, a word line contact area adjacent to the memory cell array area and having a second active area, first and second word lines with a metal silicide structure, functioning respectively as the control gate electrodes of the first and second memory cells and arranged to straddle the memory cell array area and the word line contact area. A dummy gate electrode is arranged just below the first and second word lines in the second active area.
Public/Granted literature
- US08525249B2 Semiconductor memory device and method of fabricating the same Public/Granted day:2013-09-03
Information query
IPC分类: