Invention Grant
- Patent Title: Semiconductor device
- Patent Title (中): 半导体器件
-
Application No.: US13234536Application Date: 2011-09-16
-
Publication No.: US08405159B2Publication Date: 2013-03-26
- Inventor: Kanna Adachi , Shigeru Kawanaka , Satoshi Inaba
- Applicant: Kanna Adachi , Shigeru Kawanaka , Satoshi Inaba
- Applicant Address: JP Tokyo
- Assignee: Kabushiki Kaisha Toshiba
- Current Assignee: Kabushiki Kaisha Toshiba
- Current Assignee Address: JP Tokyo
- Agency: Turocy & Watson, LLP
- Priority: JP2010-231634 20101014
- Main IPC: H01L27/088
- IPC: H01L27/088

Abstract:
In accordance with an embodiment, a semiconductor device includes an SRAM cell on a substrate. The SRAM cell includes: first and second load transistors each having an n-type source region and a p-type drain region, first and second driver transistors each having a p-type source region and an n-type drain region, and first and second transfer transistors each having an n-type source region and a n-type drain region. The n-type source regions of the first and second load transistors, the n-type drain regions of the first and second driver transistors, and the n-type source regions and the n-type drain regions of the first and second transfer transistors are located in a region other than a region present between any two of the p-type drain regions of the first and second load transistors and the p-type source regions of the first and second driver transistors.
Public/Granted literature
- US20120091537A1 SEMICONDUCTOR DEVICE Public/Granted day:2012-04-19
Information query
IPC分类: