Invention Grant
US08405162B2 Integrated circuit including gate electrode level region including cross-coupled transistors having at least one gate contact located over outer portion of gate electrode level region
有权
集成电路包括栅电极电平区域,包括交叉耦合晶体管,其具有位于栅电极电平区域外部的至少一个栅极触点
- Patent Title: Integrated circuit including gate electrode level region including cross-coupled transistors having at least one gate contact located over outer portion of gate electrode level region
- Patent Title (中): 集成电路包括栅电极电平区域,包括交叉耦合晶体管,其具有位于栅电极电平区域外部的至少一个栅极触点
-
Application No.: US12753727Application Date: 2010-04-02
-
Publication No.: US08405162B2Publication Date: 2013-03-26
- Inventor: Scott T. Becker , Jim Mali , Carole Lambert
- Applicant: Scott T. Becker , Jim Mali , Carole Lambert
- Applicant Address: US CA Los Gatos
- Assignee: Tela Innovations, Inc.
- Current Assignee: Tela Innovations, Inc.
- Current Assignee Address: US CA Los Gatos
- Agency: Martine Penilla Group, LLP
- Main IPC: H01L27/088
- IPC: H01L27/088

Abstract:
A semiconductor device includes a substrate having a plurality of diffusion regions defined therein to form first and second p-type diffusion regions, and first and second n-type diffusion regions, with each of these diffusion regions electrically connected to a common node. The first p-type active area and the second p-type active area are contiguously formed together. The first n-type active area and the second n-type active area are contiguously formed together. Each of a number of conductive features within a gate electrode level region of the semiconductor device is fabricated from a respective originating rectangular-shaped layout feature. A centerline of each originating rectangular-shaped layout feature is aligned in a parallel manner. A first PMOS transistor gate electrode is electrically connected to a second NMOS transistor gate electrode, and a second PMOS transistor gate electrode is electrically connected to a first NMOS transistor gate electrode.
Public/Granted literature
Information query
IPC分类: