Invention Grant
- Patent Title: Semiconductor integrated circuit device with reduced cell size
- Patent Title (中): 具有减小电池尺寸的半导体集成电路器件
-
Application No.: US13461612Application Date: 2012-05-01
-
Publication No.: US08410526B2Publication Date: 2013-04-02
- Inventor: Hiroharu Shimizu
- Applicant: Hiroharu Shimizu
- Applicant Address: JP Kawasaki-shi
- Assignee: Renesas Electronics Corporation
- Current Assignee: Renesas Electronics Corporation
- Current Assignee Address: JP Kawasaki-shi
- Agency: Miles & Stockbridge P.C.
- Priority: JP2008-316965 20081212
- Main IPC: H01L23/52
- IPC: H01L23/52

Abstract:
A semiconductor integrated circuit device with reduced cell size including a first tap formed in a first direction to supply a power-supply potential, a second tap formed in the first direction to supply a power-supply potential and positioned to confront the first tap in a second direction intersecting the first direction, and a standard cell formed between the first and second taps, a cell height (distance) between the center of the first tap and that of the second tap both in the second direction set to ((an integer+0.5)×a wiring pitch of the second-layer wiring lines) or (an integer+0.25×a wiring pitch of the second-layer wiring lines.
Public/Granted literature
- US20120211840A1 SEMICONDUCTOR INTEGRATED CIRCUIT DEVICE Public/Granted day:2012-08-23
Information query
IPC分类: