Invention Grant
- Patent Title: Method of manufacturing semiconductor device with offset sidewall structure
-
Application No.: US13185624Application Date: 2011-07-19
-
Publication No.: US08415213B2Publication Date: 2013-04-09
- Inventor: Kazunobu Ota , Hirokazu Sayama , Hidekazu Oda
- Applicant: Kazunobu Ota , Hirokazu Sayama , Hidekazu Oda
- Applicant Address: JP Kawasaki-shi
- Assignee: Renesas Electronics Corporation
- Current Assignee: Renesas Electronics Corporation
- Current Assignee Address: JP Kawasaki-shi
- Agency: Oblon, Spivak, McClelland, Maier & Neustadt, L.L.P.
- Priority: JP2001-288918 20010921
- Main IPC: H01L21/8238
- IPC: H01L21/8238

Abstract:
A method of manufacturing a semiconductor device with NMOS and PMOS transistors is provided. The semiconductor device can lessen a short channel effect, can reduce gate-drain current leakage, and can reduce parasitic capacitance due to gate overlaps, thereby inhibiting a reduction in the operating speed of circuits. An N-type impurity such as arsenic is ion implanted to a relatively low concentration in the surface of a silicon substrate (1) in a low-voltage NMOS region (LNR) thereby to form extension layers (61). Then, a silicon oxide film (OX2) is formed to cover the whole surface of the silicon substrate (1). The silicon oxide film (OX2) on the side surfaces of gate electrodes (51-54) is used as an offset sidewall. Then, boron is ion implanted to a relatively low concentration in the surface of the silicon substrate (1) in a low-voltage PMOS region (LPR) thereby to form P-type impurity layers (621) later to be extension layers (62).
Public/Granted literature
- US20110275185A1 METHOD OF MANUFACTURING SEMICONDUCTOR DEVICE WITH OFFSET SIDEWALL STRUCTURE Public/Granted day:2011-11-10
Information query
IPC分类: