Invention Grant
- Patent Title: SOI CMOS circuits with substrate bias
- Patent Title (中): SOI CMOS电路具有衬底偏置
-
Application No.: US13344006Application Date: 2012-01-05
-
Publication No.: US08415744B2Publication Date: 2013-04-09
- Inventor: Jin Cai , Wilfried E. Haensch , Tak H. Ning
- Applicant: Jin Cai , Wilfried E. Haensch , Tak H. Ning
- Applicant Address: US NY Armonk
- Assignee: International Business Machines Corporation
- Current Assignee: International Business Machines Corporation
- Current Assignee Address: US NY Armonk
- Agency: Scully, Scott, Murphy & Presser, P.C.
- Agent Vazken Alexanian
- Main IPC: H01L27/12
- IPC: H01L27/12

Abstract:
The present invention relates to methods and devices for reducing the threshold voltage difference between an n-type field effect transistor (n-FET) and a p-type field effect transistor (p-FET) in a complementary metal-oxide-semiconductor (CMOS) circuit located on a silicon-on-insulator (SOI) substrate. Specifically, a substrate bias voltage is applied to the CMOS circuit for differentially adjusting the threshold voltages of the n-FET and the p-FET. For example, a positive substrate bias voltage can be used to reduce the threshold voltage of the n-FET but increase that of the p-FET, while a negative substrate bias voltage can be used to increase the threshold voltage of the n-FET but reduce that of the p-FET. Further, two or more substrate bias voltages of different magnitudes and/or directions can be used for differentially adjusting the n-FET and p-FET threshold voltages in two or more different CMOS circuits or groups of CMOS circuits.
Public/Granted literature
- US20120112285A1 SOI CMOS CIRCUITS WITH SUBSTRATE BIAS Public/Granted day:2012-05-10
Information query
IPC分类: