Invention Grant
US08418119B2 Logical circuit netlist reduction and model simplification using simulation results containing symbolic values 失效
逻辑电路网表减少和模型简化,使用包含符号值的模拟结果

Logical circuit netlist reduction and model simplification using simulation results containing symbolic values
Abstract:
A logic synthesis program, method and system for simplifying and/or reducing a logic design receives output from a logic simulator that uses symbolic values for stimulus and contains symbolic values in the logic simulator output. Relationships between the nodes dependent on symbolic values can be used to merge nodes or otherwise simplify the logic design. Behaviors such as oscillators, transient values, identical signals, dependent logical states and chicken-switch determined states that depend on the symbolic values can be detected in the simulation results and the netlist simplified using the results of the detection. The netlist can be simplified by inserting registers to represent nodes that assume a symbolic value or combination based on symbolic values either statically or after an initial transient. Oscillating nodes can be replaced with equivalent oscillator circuits, and nodes having values dependent on chicken-switch operation can be detected and replaced with registers initialized from the chicken-switch input states.
Information query
Patent Agency Ranking
0/0