Invention Grant
US08423736B2 Maintaining cache coherence in a multi-node, symmetric multiprocessing computer
失效
在多节点对称多处理计算机中维护高速缓存一致性
- Patent Title: Maintaining cache coherence in a multi-node, symmetric multiprocessing computer
- Patent Title (中): 在多节点对称多处理计算机中维护高速缓存一致性
-
Application No.: US12816464Application Date: 2010-06-16
-
Publication No.: US08423736B2Publication Date: 2013-04-16
- Inventor: Michael A. Blake , Garrett M. Drapala , Pak-Kin Mak , Vesselina K. Papazova , Craig R. Walters
- Applicant: Michael A. Blake , Garrett M. Drapala , Pak-Kin Mak , Vesselina K. Papazova , Craig R. Walters
- Applicant Address: US NY Armonk
- Assignee: International Business Machines Corporation
- Current Assignee: International Business Machines Corporation
- Current Assignee Address: US NY Armonk
- Agency: Biggers & Ohanian, LLP
- Agent Edward J. Lenart; John E. Campbell
- Main IPC: G06F12/00
- IPC: G06F12/00

Abstract:
Maintaining cache coherence in a multi-node, symmetric multiprocessing computer, the computer composed of a plurality of compute nodes, including, broadcasting upon a cache miss by a first compute node a request for a cache line; transmitting from each of the other compute nodes to all other nodes the state of the cache line on that node, including transmitting from any compute node having a correct copy to the first node the correct copy of the cache line; and updating by each node the state of the cache line in each node, in dependence upon one or more of the states of the cache line in all the nodes.
Public/Granted literature
- US20110314228A1 Maintaining Cache Coherence In A Multi-Node, Symmetric Multiprocessing Computer Public/Granted day:2011-12-22
Information query