Invention Grant
- Patent Title: Memory controller and device with data strobe calibration
- Patent Title (中): 内存控制器和具有数据选通校准的设备
-
Application No.: US12711410Application Date: 2010-02-24
-
Publication No.: US08423813B2Publication Date: 2013-04-16
- Inventor: Hsiang-I Huang
- Applicant: Hsiang-I Huang
- Applicant Address: TW Hsin-Chu
- Assignee: Mediatek Inc.
- Current Assignee: Mediatek Inc.
- Current Assignee Address: TW Hsin-Chu
- Agency: McClure, Qualey & Rodack, LLP
- Main IPC: G06F1/12
- IPC: G06F1/12

Abstract:
A memory controller comprises a DQ path, a DQS path, a delay element, a flip flop, and an adjustment unit. The DQ path receives and passes a data signal, and outputs a delayed data signal. The DQS path receives and passes a data strobe signal. The delay element is coupled to the DQS path, receiving the data strobe signal to generate a compensated data strobe signal having a calibrated latency. The calibrated latency is determined by an adjustment signal. The flip flop is coupled to the data signal path and the delay element, sampling the delayed data signal by the compensated data strobe signal to generate an output data. The adjustment unit generates the adjustment signal according to the output data. The adjustment unit performs a calibration to adjust the adjustment signal, thus the calibrated latency is adjusted.
Public/Granted literature
- US20100153766A1 MEMORY CONTROLLER AND DEVICE WITH DATA STROBE CALIBRATION Public/Granted day:2010-06-17
Information query