Invention Grant
- Patent Title: Pattern generator
- Patent Title (中): 模式生成器
-
Application No.: US12991830Application Date: 2008-05-21
-
Publication No.: US08423840B2Publication Date: 2013-04-16
- Inventor: Takahiro Yasui
- Applicant: Takahiro Yasui
- Applicant Address: JP Tokyo
- Assignee: Advantest Corporation
- Current Assignee: Advantest Corporation
- Current Assignee Address: JP Tokyo
- Agency: Ladas & Parry LLP
- International Application: PCT/JP2008/001274 WO 20080521
- International Announcement: WO2009/141849 WO 20091126
- Main IPC: G11C29/00
- IPC: G11C29/00

Abstract:
An address signal generating circuit generates an address signal which designates the address in memory to be accessed. An inversion inhibition signal generating unit generates multiple patterns of inversion inhibition signals each having the same bit width as that of the address signal, and each having a function of preventing particular bits of the address signal from being inverted. A selector selects one of the multiple patterns of inversion inhibition signals generated by the inversion inhibition signal generating unit, and outputs the inversion inhibition signal thus selected. When an inversion control signal is asserted, an address signal inverting circuit inverts only the bits of the address signal which are not prevented from being inverted according to the inversion inhibition signal selected by the selector, and outputs the resulting address signal.
Public/Granted literature
- US20110119537A1 PATTERN GENERATOR Public/Granted day:2011-05-19
Information query