Invention Grant
- Patent Title: Composite layered chip package
- Patent Title (中): 复合分层芯片封装
-
Application No.: US13240048Application Date: 2011-09-22
-
Publication No.: US08426981B2Publication Date: 2013-04-23
- Inventor: Yoshitaka Sasaki , Hiroyuki Ito , Atsushi Iijima
- Applicant: Yoshitaka Sasaki , Hiroyuki Ito , Atsushi Iijima
- Applicant Address: US CA Milpitas CN Hong Kong
- Assignee: Headway Technologies, Inc.,SAE Magnetics (H.K.) Ltd.
- Current Assignee: Headway Technologies, Inc.,SAE Magnetics (H.K.) Ltd.
- Current Assignee Address: US CA Milpitas CN Hong Kong
- Agency: Oliff & Berridge, PLC
- Main IPC: H01L23/48
- IPC: H01L23/48 ; H01L23/02 ; H01L23/52 ; H01L29/40

Abstract:
A composite layered chip package includes first and second subpackages that are stacked. Each subpackage includes a main body and wiring. The main body includes: a main part having a top surface and a bottom surface; first terminals disposed on the top surface of the main part; and second terminals disposed on the bottom surface of the main part. The first and second terminals are electrically connected to the wiring. The first and second subpackages are arranged in a specific relative positional relationship, different from a reference relative positional relationship, with each other.
Public/Granted literature
- US20130075935A1 COMPOSITE LAYERED CHIP PACKAGE Public/Granted day:2013-03-28
Information query
IPC分类: