Invention Grant
- Patent Title: Methods and apparatus for error checking code decomposition
-
Application No.: US12623122Application Date: 2009-11-20
-
Publication No.: US08429491B1Publication Date: 2013-04-23
- Inventor: Gregg William Baeckler , Babette Van Antwerpen
- Applicant: Gregg William Baeckler , Babette Van Antwerpen
- Applicant Address: US CA San Jose
- Assignee: Altera Corporation
- Current Assignee: Altera Corporation
- Current Assignee Address: US CA San Jose
- Agency: Kwan & Olynick LLP
- Main IPC: H03M13/00
- IPC: H03M13/00

Abstract:
Methods and apparatus are provided for more efficiently implementing error checking code circuitry on a programmable chip. In one example, Cyclic Redundancy Check (CRC) exclusive OR (XOR) circuitry is decomposed to allow efficient implementation on lookup tables (LUTs) of various sizes on a device. XOR cancellation factoring is used to break up wide CRC XORs into blocks that fit in various LUTs while maintaining focus on minimizing logic depth and logic area. Simulated annealing is used to further reduce logic area cost.
Information query
IPC分类: