Invention Grant
- Patent Title: Adaptive precision arithmetic unit for error tolerant applications
- Patent Title (中): 用于容错应用的自适应精密算术单元
-
Application No.: US11864580Application Date: 2007-09-28
-
Publication No.: US08438207B2Publication Date: 2013-05-07
- Inventor: Josephine Ammer Bolotski , Jenny Bui , Qi Lu
- Applicant: Josephine Ammer Bolotski , Jenny Bui , Qi Lu
- Applicant Address: US WA Seattle
- Assignee: University of Washington
- Current Assignee: University of Washington
- Current Assignee Address: US WA Seattle
- Agency: Blakely Sokoloff Taylor & Zafman LLP
- Main IPC: G06F7/52
- IPC: G06F7/52

Abstract:
Two process-tolerant arithmetic circuit architectures are implemented to develop functional blocks for error-tolerant applications such as FIR filters and FFT blocks. The resulting blocks may achieve computational performance of up to 42 times higher than conventional architectures. Embodiments adaptively change the precision of the computation to achieve a high precision computation given the underlying speed of the circuit. The resulting improvement can be allocated to increasing yield or dynamically trading off between reduced power consumption, faster computation, or higher-fidelity computation.
Public/Granted literature
- US20090089348A1 ADAPTIVE PRECISION ARITHMETIC UNIT FOR ERROR TOLERANT APPLICATIONS Public/Granted day:2009-04-02
Information query