Invention Grant
US08438207B2 Adaptive precision arithmetic unit for error tolerant applications 有权
用于容错应用的自适应精密算术单元

Adaptive precision arithmetic unit for error tolerant applications
Abstract:
Two process-tolerant arithmetic circuit architectures are implemented to develop functional blocks for error-tolerant applications such as FIR filters and FFT blocks. The resulting blocks may achieve computational performance of up to 42 times higher than conventional architectures. Embodiments adaptively change the precision of the computation to achieve a high precision computation given the underlying speed of the circuit. The resulting improvement can be allocated to increasing yield or dynamically trading off between reduced power consumption, faster computation, or higher-fidelity computation.
Public/Granted literature
Information query
Patent Agency Ranking
0/0