Invention Grant
US08442332B2 Bit plane encoding/decoding system and method for reducing spatial light modulator image memory size
有权
位平面编码/解码系统和减少空间光调制器图像存储器大小的方法
- Patent Title: Bit plane encoding/decoding system and method for reducing spatial light modulator image memory size
- Patent Title (中): 位平面编码/解码系统和减少空间光调制器图像存储器大小的方法
-
Application No.: US11956456Application Date: 2007-12-14
-
Publication No.: US08442332B2Publication Date: 2013-05-14
- Inventor: Daniel J. Morgan , William J. Sexton
- Applicant: Daniel J. Morgan , William J. Sexton
- Applicant Address: US TX Dallas
- Assignee: Texas Instruments Incorporated
- Current Assignee: Texas Instruments Incorporated
- Current Assignee Address: US TX Dallas
- Agent Warren L. Franz; Wade J. Brady, III; Frederick J. Telecky, Jr.
- Main IPC: G06K9/36
- IPC: G06K9/36

Abstract:
A bit plane generating system, a method of generating a bit plane and an integrated circuit incorporating the system or the method. In one embodiment, the bit plane generating system includes: (1) a memory configured to store pixel data pertaining to an image to be displayed and (2) bit plane decoding circuitry coupled to the memory and configured to transform the pixel data into at least a portion of a bit plane in accordance with a signal received from a sequence controller.
Public/Granted literature
- US20080143747A1 BIT PLANE ENCODING/DECODING SYSTEM AND METHOD FOR REDUCING SPATIAL LIGHT MODULATOR IMAGE MEMORY SIZE Public/Granted day:2008-06-19
Information query