Invention Grant
US08443314B1 Abstraction level-preserving conversion of flip-flop-inferred hardware description language (HDL) to instantiated HDL
失效
触发器推断硬件描述语言(HDL)到实例化HDL的抽象级别保留转换
- Patent Title: Abstraction level-preserving conversion of flip-flop-inferred hardware description language (HDL) to instantiated HDL
- Patent Title (中): 触发器推断硬件描述语言(HDL)到实例化HDL的抽象级别保留转换
-
Application No.: US13403388Application Date: 2012-02-23
-
Publication No.: US08443314B1Publication Date: 2013-05-14
- Inventor: Ali S. El-Zein , Wolfgang Roesner , Robert J. Shadowen
- Applicant: Ali S. El-Zein , Wolfgang Roesner , Robert J. Shadowen
- Applicant Address: US NY Armonk
- Assignee: International Business Machines Corporation
- Current Assignee: International Business Machines Corporation
- Current Assignee Address: US NY Armonk
- Agency: Mitch Harris, Atty at Law, LLC
- Agent Andrew M. Harris; Matthew W. Baca
- Main IPC: G06F17/50
- IPC: G06F17/50

Abstract:
A logic design and synthesis program, method and system provides intelligibility and independence of separate blocks in digital logic designs at the synthesis level. The sequential and combinational logic are separated and the sequential logic is then mapped to flip-flop library components. State-retaining elements, i.e., flip-flops detected in the input hardware description language (HDL) are represented in the sequential logic HDL output. The combinational logic HDL and the sequential logic HDL are connected only by signals, so signals are introduced to represent the flip-flop signals and variables detected in the input HDL. The sequential and combinational logic HDL are then synthesized to produce the design.
Information query