Invention Grant
- Patent Title: Side wall pore sealing for low-k dielectrics
- Patent Title (中): 低k电介质的侧壁孔隙密封
-
Application No.: US11909442Application Date: 2006-03-20
-
Publication No.: US08445382B2Publication Date: 2013-05-21
- Inventor: Willem Frederik Adrianus Besling
- Applicant: Willem Frederik Adrianus Besling
- Applicant Address: NL Eindhoven
- Assignee: NXP B.V.
- Current Assignee: NXP B.V.
- Current Assignee Address: NL Eindhoven
- Priority: EP05300202 20050322
- International Application: PCT/IB2006/050846 WO 20060320
- International Announcement: WO2006/100632 WO 20060928
- Main IPC: H01L21/44
- IPC: H01L21/44

Abstract:
A dual damascene process for forming conductive interconnects on an integrated circuit die. The process includes providing a layer (16) of porous, ultra low-k (ULK) dielectric material in which a via opening (30) is subsequently formed. A thermally degradable polymeric (“porogen”) material (42) is applied to the side wall sidewalls of the opening (30) such that the porogen material penetrates deeply into the porous ULK dielectric material (thereby sealing the pores and increasing the density thereof). Once a conductive material (36) has been provided with the opening (30) and polished back by means of chemical mechanical polishing (CMP), the complete structure is subjected to a curing step to cause the porogen material (44) with the ULK dielectric layer (16) to decompose and evaporate, thereby restoring the porosity (and low-k value) of the dielectric layer (16).Attached are a marked-up copy of the originally filed specification and a clean substitute specification in accordance with 37 C.F.R. §§1.121(b)(3) and 1.125(c). Applicant respectfully submits that the substitute specification contains no new matter.
Public/Granted literature
- US20090321945A1 SIDE WALL PORE SEALING FOR LOW-K DIELECTRICS Public/Granted day:2009-12-31
Information query
IPC分类: