Invention Grant
- Patent Title: Digital signal processing circuit blocks with support for systolic finite-impulse-response digital filtering
- Patent Title (中): 数字信号处理电路块,支持收缩有限脉冲响应数字滤波
-
Application No.: US12716378Application Date: 2010-03-03
-
Publication No.: US08458243B1Publication Date: 2013-06-04
- Inventor: Suleyman Sirri Demirsoy , Hyun Yi
- Applicant: Suleyman Sirri Demirsoy , Hyun Yi
- Applicant Address: US CA San Jose
- Assignee: Altera Corporation
- Current Assignee: Altera Corporation
- Current Assignee Address: US CA San Jose
- Agency: Ropes & Gray LLP
- Agent Jeffrey H. Ingerman
- Main IPC: G06F7/38
- IPC: G06F7/38 ; G06F7/32

Abstract:
Digital signal processing (“DSP”) block circuitry on an integrated circuit (“IC”) is adapted for use (e.g., in multiple instances of the DSP block circuitry on the IC) for implementing finite-impulse-response (“FIR”) digital filters in systolic form. Each DSP block may include (1) first and second multiplier circuitry and (2) adder circuitry for adding (a) outputs of the multipliers and (b) signals chained in from a first other instance of the DSP block circuitry. Systolic delay circuitry is provided for either the outputs of the first multiplier (upstream from the adder) or at least one of the sets of inputs to the first multiplier. Additional systolic delay circuitry is provided for outputs of the adder, which are chained out to a second other instance of the DSP block circuitry.
Information query