Invention Grant
- Patent Title: Scan based test architecture and method
- Patent Title (中): 基于扫描的测试架构和方法
-
Application No.: US12968292Application Date: 2010-12-15
-
Publication No.: US08458543B2Publication Date: 2013-06-04
- Inventor: Man Wai Tung
- Applicant: Man Wai Tung
- Applicant Address: US TX Austin
- Assignee: Freescale Semiconductor, Inc.
- Current Assignee: Freescale Semiconductor, Inc.
- Current Assignee Address: US TX Austin
- Agent Charles Bergere
- Priority: MYPI2010000044 20100107
- Main IPC: G01R31/28
- IPC: G01R31/28

Abstract:
An integrated circuit architecture including architecture for a scan based test, where the integrated circuit includes N scan chain sets including one or more scan chains and an input register bank. The input register bank includes an input for serially receiving an N-bit input vector synchronous with a first clock signal, and N-outputs configured to substantially simultaneously provide the N-bits of the received input vector as N separate output bits. The N separate output bits are used to provide test bits for simultaneously shifting into the respective inputs of the scan chain set synchronous with a second clock signal.
Public/Granted literature
- US20110167310A1 SCAN BASED TEST ARCHITECTURE AND METHOD Public/Granted day:2011-07-07
Information query