Invention Grant
US08458633B2 Semiconductor integrated circuit design apparatus and method for analyzing a delay in a semiconductor integrated circuit 失效
用于分析半导体集成电路中的延迟的半导体集成电路设计装置和方法

Semiconductor integrated circuit design apparatus and method for analyzing a delay in a semiconductor integrated circuit
Abstract:
A semiconductor integrated circuit design apparatus for analyzing a delay in a semiconductor integrated circuit. The semiconductor integrated circuit includes a delay analysis unit, a noise generation unit, a voltage fluctuation level analysis unit and a timing verification unit. The noise generation unit generates noise information based on a predetermined noise definition and the voltage fluctuation level analysis unit analyzes a voltage fluctuation level of the semiconductor integrated circuit when the noise is applied based on the generated noise information. Further, the timing verification unit makes the delay analysis unit analyze the static delay based on the analyzed voltage fluctuation level, to verify timing for operation of the semiconductor integrated circuit based on a result of the static delay analysis.
Information query
Patent Agency Ranking
0/0