Invention Grant
US08461873B2 Resonant clock and interconnect architecture for digital devices with multiple clock networks
有权
具有多个时钟网络的数字设备的谐振时钟和互连架构
- Patent Title: Resonant clock and interconnect architecture for digital devices with multiple clock networks
- Patent Title (中): 具有多个时钟网络的数字设备的谐振时钟和互连架构
-
Application No.: US13103985Application Date: 2011-05-09
-
Publication No.: US08461873B2Publication Date: 2013-06-11
- Inventor: Alexander T. Ishii , Marios C. Papaefthymiou
- Applicant: Alexander T. Ishii , Marios C. Papaefthymiou
- Applicant Address: US CA Berkeley
- Assignee: Cyclos Semiconductor, Inc.
- Current Assignee: Cyclos Semiconductor, Inc.
- Current Assignee Address: US CA Berkeley
- Agency: Sheppard, Mullin, Richter & Hampton LLP
- Main IPC: H03K19/096
- IPC: H03K19/096

Abstract:
A clock and data distribution network is proposed that distributes clock and data signals without buffers, thus achieving very low jitter, skew, loose timing requirements, and energy consumption. Such network uses resonant drivers and is generally applicable to architectures for programmable logic devices (PLDs) such as field programmable gate arrays (FPGAs), as well as other semiconductor devices with multiple clock networks operating at various clock frequencies, and high-performance and low-power clocking requirements such as microprocessors, applications specific integrated circuits (ASICs), and Systems-on-a-Chip (SOCs).
Public/Granted literature
- US20110210761A1 Resonant Clock And Interconnect Architecture For Digital Devices With Multiple Clock Networks Public/Granted day:2011-09-01
Information query
IPC分类: