Invention Grant
- Patent Title: Digital phase locked loop circuitry and methods
- Patent Title (中): 数字锁相环电路及方法
-
Application No.: US12974949Application Date: 2010-12-21
-
Publication No.: US08462908B2Publication Date: 2013-06-11
- Inventor: Ramanand Venkata , Chong H. Lee
- Applicant: Ramanand Venkata , Chong H. Lee
- Applicant Address: US CA San Jose
- Assignee: Altera Corporation
- Current Assignee: Altera Corporation
- Current Assignee Address: US CA San Jose
- Agency: Ropes & Gray LLP
- Main IPC: H03D3/24
- IPC: H03D3/24

Abstract:
Phase locked loop circuitry operates digitally, to at least a large extent, to select from a plurality of phase-distributed candidate clock signals the signal that is closest in phase to transitions in another signal such as a clock data recovery (“CDR”) signal. The circuitry is constructed and operated to avoid glitches in the output clock signal that might otherwise result from changes in selection of the candidate clock signal. Frequency division of the candidate clock signals may be used to help the circuitry support serial communication at bit rates below frequencies that an analog portion of the phase locked loop circuitry can economically provide. Over-transmission or over-sampling may be used on the transmit side for similar reasons.
Public/Granted literature
- US20110090101A1 DIGITAL PHASE LOCKED LOOP CIRCUITRY AND METHODS Public/Granted day:2011-04-21
Information query
IPC分类: