Invention Grant
US08473794B2 First, update, and second TDI and TMS flip-flop TAP circuitry
有权
首先,更新和第二个TDI和TMS触发器TAP电路
- Patent Title: First, update, and second TDI and TMS flip-flop TAP circuitry
- Patent Title (中): 首先,更新和第二个TDI和TMS触发器TAP电路
-
Application No.: US13671751Application Date: 2012-11-08
-
Publication No.: US08473794B2Publication Date: 2013-06-25
- Inventor: Lee D. Whetsel
- Applicant: Texas Instruments Incorporated
- Applicant Address: US TX Dallas
- Assignee: Texas Instruments Incorporated
- Current Assignee: Texas Instruments Incorporated
- Current Assignee Address: US TX Dallas
- Agent Lawrence J. Bassuk; W. James Brady; Frederick J. Telecky, Jr.
- Main IPC: G01R31/28
- IPC: G01R31/28

Abstract:
A process and apparatus provide a JTAG TAP controller (302) to access a JTAG TAP domain (106) of a device using a reduced pin count, high speed DDR interface (202). The access is accomplished by combining the separate TDI and TMS signals from the TAP controller into a single signal and communicating the TDI and TMS signals of the single signal on the rising and falling edges of the TCK driving the DDR interface. The TAP domain may be coupled to the TAP controller in a point to point fashion or in an addressable bus fashion. The access to the TAP domain may be used for JTAG based device testing, debugging, programming, or other type of JTAG based operation.
Public/Granted literature
- US20130067291A1 HIGH SPEED DOUBLE DATA RATE JTAG INTERFACE Public/Granted day:2013-03-14
Information query