Invention Grant
US08479128B2 Technique for honoring multi-cycle path semantics in RTL simulation
有权
在RTL仿真中遵循多循环路径语义的技术
- Patent Title: Technique for honoring multi-cycle path semantics in RTL simulation
- Patent Title (中): 在RTL仿真中遵循多循环路径语义的技术
-
Application No.: US13039982Application Date: 2011-03-03
-
Publication No.: US08479128B2Publication Date: 2013-07-02
- Inventor: Kaushik De , Badri P. Gopalan , Dhiraj Goswami
- Applicant: Kaushik De , Badri P. Gopalan , Dhiraj Goswami
- Applicant Address: US CA Mountain View
- Assignee: Synopsys, Inc.
- Current Assignee: Synopsys, Inc.
- Current Assignee Address: US CA Mountain View
- Agency: Bever, Hoffman & Harms, LLP
- Agent Jeanette S. Harms
- Main IPC: G06F17/50
- IPC: G06F17/50

Abstract:
An enhanced RTL simulation including information regarding multi-cycle paths is provided. The multi-cycle path information, which is available in the design constraint file, can be used for timing analysis during RTL simulation. This information can advantageously augment the RTL simulation engine to approximate the cycle delays at the destination registers, thereby providing a more realistic approximation of circuit behavior at the RTL level. Notably, RTL simulation is orders of magnitude faster than gate level simulation. Moreover, design bugs associated with multi-cycle paths are more easily corrected during RTL simulation compared to waiting until the gate level simulation.
Public/Granted literature
- US20120227022A1 Technique For Honoring Multi-Cycle Path Semantics In RTL Simulation Public/Granted day:2012-09-06
Information query