Invention Grant
- Patent Title: Impedance optimized chip system
- Patent Title (中): 阻抗优化芯片系统
-
Application No.: US12757466Application Date: 2010-04-09
-
Publication No.: US08482114B2Publication Date: 2013-07-09
- Inventor: James Raymond Spehar , Christian Paquet , Wayne A. Nunn , Dominicus M. Roozeboom , Joseph E. Schulze , Fatha Khalsa
- Applicant: James Raymond Spehar , Christian Paquet , Wayne A. Nunn , Dominicus M. Roozeboom , Joseph E. Schulze , Fatha Khalsa
- Applicant Address: NL Eindhoven
- Assignee: NXP B.V.
- Current Assignee: NXP B.V.
- Current Assignee Address: NL Eindhoven
- Main IPC: H01L23/48
- IPC: H01L23/48

Abstract:
A high bandwidth circuit is segmented into a plurality of portions, each portion for implementation on a corresponding semiconductor chip, an arrangement of one or more die bond pads for each corresponding chip is generated, and a chip location for each corresponding chip is generated, given package and given package I/O arrangement is generated, the generation of the die bond arrangements and the chip position being relative to given chip package parameters, and being generated to establish bond wire lengths meeting given characteristic impedance parameters. Boundary parameters for generating the segmenting are provided, including a bound on the number of portions and optionally a including bound on the area parameters of the corresponding semiconductor chips.
Public/Granted literature
- US20110057302A1 IMPEDANCE OPTIMIZED CHIP SYSTEM Public/Granted day:2011-03-10
Information query
IPC分类: