Invention Grant
- Patent Title: Decoupling circuit and semiconductor integrated circuit
-
Application No.: US13089253Application Date: 2011-04-18
-
Publication No.: US08482323B2Publication Date: 2013-07-09
- Inventor: Masatomo Eimitsu , Takanori Saeki
- Applicant: Masatomo Eimitsu , Takanori Saeki
- Applicant Address: JP Kanagawa
- Assignee: Renesas Electronics Corporation
- Current Assignee: Renesas Electronics Corporation
- Current Assignee Address: JP Kanagawa
- Agency: Foley & Lardner LLP
- Priority: JP2010-099580 20100423
- Main IPC: H03B1/00
- IPC: H03B1/00

Abstract:
A decoupling circuit includes an inverter. The inverter includes i (i is an integer of 1 or more) PMOS transistors each having a first gate electrode, and j (j is an integer of 0 or more) PMOS transistors each having a second gate electrode. The inverter includes m (m is an integer of 1 or more) NMOS transistors each having a third gate electrode, and n (n is an integer of 0 or more) NMOS transistors each having a fourth gate electrode. The first to fourth gate electrodes are coupled to an input end of the inverter. A total area of the first and second gate electrodes is different from a total area of the third and fourth gate electrodes.
Public/Granted literature
- US20110260784A1 DECOUPLING CIRCUIT AND SEMICONDUCTOR INTEGRATED CIRCUIT Public/Granted day:2011-10-27
Information query