Invention Grant
US08484404B2 Digital signal processing architecture supporting efficient coding of memory access information 失效
数字信号处理架构支持高效编码存储器访问信息

  • Patent Title: Digital signal processing architecture supporting efficient coding of memory access information
  • Patent Title (中): 数字信号处理架构支持高效编码存储器访问信息
  • Application No.: US12818180
    Application Date: 2010-06-18
  • Publication No.: US08484404B2
    Publication Date: 2013-07-09
  • Inventor: Erik Eckstein
  • Applicant: Erik Eckstein
  • Applicant Address: US CA Milpitas
  • Assignee: LSI Corporation
  • Current Assignee: LSI Corporation
  • Current Assignee Address: US CA Milpitas
  • Agency: Raj Abhyanker, P.C.
  • Main IPC: G06F12/00
  • IPC: G06F12/00
Digital signal processing architecture supporting efficient coding of memory access information
Abstract:
A digital signal processing architecture supporting efficient coding of memory access information is provided. In an example embodiment, a digital signal processor includes an adjustment value register to store an initial adjustment value and a succeeding adjustment value. The digital signal processor may also include an address generator circuit to retrieve an instruction including a memory address value that is greater than N, and a further instruction including a further memory address value that is less than or equal to N. In addition, the digital signal processor may include a memory, which includes a high bank address space defined by memory locations that are uniquely identified with memory address values greater than N. The address generator circuit may access the high bank address space, using initial adjustment value and the memory address value, or using the succeeding adjustment value and the further memory address value.
Information query
Patent Agency Ranking
0/0