Invention Grant
- Patent Title: Semiconductor devices having a three-dimensional stacked structure and methods of de-skewing data therein
- Patent Title (中): 具有三维堆叠结构的半导体器件和其中的数据失真的方法
-
Application No.: US13108130Application Date: 2011-05-16
-
Publication No.: US08488399B2Publication Date: 2013-07-16
- Inventor: Hak-Soo Yu , Sang-Bo Lee , Hong-Sun Hwang , Dong-Hyun Sohn
- Applicant: Hak-Soo Yu , Sang-Bo Lee , Hong-Sun Hwang , Dong-Hyun Sohn
- Applicant Address: KR
- Assignee: Samsung Electronics Co., Ltd.
- Current Assignee: Samsung Electronics Co., Ltd.
- Current Assignee Address: KR
- Agency: Myers Bigel Sibley & Sajovec
- Priority: KR10-2010-0047645 20100520
- Main IPC: G11C7/00
- IPC: G11C7/00

Abstract:
A semiconductor memory device having a 3D stacked structure includes: a first semiconductor area with a stacked structure of a first layer having first data and a second layer having second data; a first line for delivering an access signal for accessing the first semiconductor area; and a second line for outputting the first and/or second data from the first semiconductor area, wherein access timings of accessing the first and second layers are controlled so that a first time delay from the delivery of the access signal to the first layer to the output of the first data is substantially identical to a second time delay from the delivery of the access signal to the second layer to the output of the second data, thereby compensating for skew according to an inter-layer timing delay and thus performing a normal operation. Accordingly, the advantage of high-integration according to a stacked structure can be maximized by satisfying data input/output within a predetermined standard.
Public/Granted literature
Information query